Follow
Zhiyi Yu
Zhiyi Yu
Associate Professor of Microelectronics, Fudan University
Verified email at fudan.edu.cn
Title
Cited by
Cited by
Year
A 167-processor computational platform in 65 nm CMOS
DN Truong, WH Cheng, T Mohsenin, Z Yu, AT Jacobson, G Landge, ...
IEEE Journal of Solid-State Circuits 44 (4), 1130-1144, 2009
3142009
An asynchronous array of simple processors for DSP applications
Z Yu, M Meeuwsen, R Apperson, O Sattari, M Lai, J Webb, E Work, ...
2006 IEEE International Solid State Circuits Conference-Digest of Technical …, 2006
1202006
AsAP: An asynchronous array of simple processors
Z Yu, MJ Meeuwsen, RW Apperson, O Sattari, M Lai, JW Webb, EW Work, ...
IEEE Journal of Solid-State Circuits 43 (3), 695-705, 2008
1152008
A scalable dual-clock FIFO for data transfers between arbitrary and haltable clock domains
RW Apperson, Z Yu, MJ Meeuwsen, T Mohsenin, BM Baas
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 15 (10 …, 2007
1022007
A 167-processor 65 nm computational platform with per-processor dynamic supply voltage and dynamic clock frequency scaling
D Truong, W Cheng, T Mohsenin, Z Yu, T Jacobson, G Landge, ...
2008 IEEE Symposium on VLSI Circuits, 22-23, 2008
902008
High performance, energy efficiency, and scalability with GALS chip multiprocessors
Z Yu, BM Baas
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 17 (1), 66-79, 2008
522008
AsAP: A fine-grained many-core platform for DSP applications
B Baas, Z Yu, M Meeuwsen, O Sattari, R Apperson, E Work, J Webb, ...
IEEE Micro 27 (2), 34-45, 2007
482007
A 65nm 39GOPS/W 24-core processor with 11Tb/s/W packet-controlled circuit-switched double-layer network-on-chip and heterogeneous execution array
P Ou, J Zhang, H Quan, Y Li, M He, Z Yu, X Yu, S Cui, J Feng, S Zhu, J Lin, ...
2013 IEEE International Solid-State Circuits Conference Digest of Technical …, 2013
462013
A scalable network-on-chip microprocessor with 2.5 D integrated memory and accelerator
SM PD, J Lin, S Zhu, Y Yin, X Liu, X Huang, C Song, W Zhang, M Yan, ...
IEEE Transactions on Circuits and Systems I: Regular Papers 64 (6), 1432-1443, 2017
412017
An 800MHz 320mW 16-core processor with message-passing and shared-memory inter-core communication mechanisms
Z Yu, K You, R Xiao, H Quan, P Ou, Y Ying, H Yang, X Zeng
2012 IEEE International Solid-State Circuits Conference, 64-66, 2012
412012
Implementing tile-based chip multiprocessors with GALS clocking styles
Z Yu, B Baas
2006 International Conference on Computer Design, 174-179, 2006
372006
A low-area multi-link interconnect architecture for GALS chip multiprocessors
Z Yu, BM Baas
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 18 (5), 750-762, 2009
362009
Parallelization of radix-2 Montgomery multiplication on multicore platform
J Han, S Wang, W Huang, Z Yu, X Zeng
IEEE transactions on very large scale integration (VLSI) systems 21 (12 …, 2013
312013
An optimized mapping algorithm based on simulated annealing for regular NoC architecture
L Zhong, J Sheng, Z Yu, X Zeng, D Zhou
2011 9th IEEE International Conference on ASIC, 389-392, 2011
292011
A 65 nm cryptographic processor for high speed pairing computation
J Han, Y Li, Z Yu, X Zeng
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 23 (4), 692-701, 2014
282014
Low-cost adaptive exponential integrate-and-fire neuron using stochastic computing
S Xiao, W Liu, Y Guo, Z Yu
IEEE Transactions on Biomedical Circuits and Systems 14 (5), 942-950, 2020
252020
A 68-mw 2.2 tops/w low bit width and multiplierless DCNN object detection processor for visually impaired people
X Chen, J Xu, Z Yu
IEEE Transactions on Circuits and Systems for Video Technology 29 (11), 3444 …, 2018
252018
An FPGA-based hardware accelerator for traffic sign detection
W Shi, X Li, Z Yu, G Overett
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 25 (4 …, 2016
232016
Low-power multicore processor design with reconfigurable same-instruction multiple process
Z Yu, Z Yu, X Yu, N Liu, X Zeng
IEEE Transactions on Circuits and Systems II: Express Briefs 61 (6), 423-427, 2014
222014
A 16-core processor with shared-memory and message-passing communications
Z Yu, R Xiao, K You, H Quan, P Ou, Z Yu, M He, J Zhang, Y Ying, H Yang, ...
IEEE Transactions on Circuits and Systems I: Regular Papers 61 (4), 1081-1094, 2013
202013
The system can't perform the operation now. Try again later.
Articles 1–20