Balaji Venu
Balaji Venu
E-mail megerősítve itt: arm.com
Cím
Hivatkozott rá
Hivatkozott rá
Év
A triple core lock-step (TCLS) ARM® Cortex®-R5 processor for safety-critical and ultra-reliable applications
X Iturbe, B Venu, E Ozer, S Das
2016 46th Annual IEEE/IFIP International Conference on Dependable Systems …, 2016
472016
Multi-core processors-an overview
B Venu
arXiv preprint arXiv:1110.3535, 2011
362011
Modulation of CGG triplet repeat binding protein 1 expression
C Bennett, N Dean, K Dobie
US Patent App. 10/303,566, 2004
332004
True position sensor for diaphragm valves
T Mengle
US Patent 6,761,063, 2004
262004
Soft error vulnerability assessment of the real-time safety-related ARM Cortex-R5 CPU
X Iturbe, B Venu, E Ozer
2016 IEEE International Symposium on Defect and Fault Tolerance in VLSI and …, 2016
252016
Addressing functional safety challenges in autonomous vehicles with the arm TCL S architecture
X Iturbe, B Venu, J Jagst, E Ozer, P Harrod, C Turner, J Penton
IEEE Design & Test 35 (3), 7-14, 2018
152018
Surfboard fin
B Turkington
US Patent App. 10/289,332, 2004
122004
A triple core lock-step ARM Cortex-R5 processor for safety-critical and ultra-reliable applications
X Iturbe, B Venu, E Ozer, S Das
IEEE DSN, 2016
102016
The Arm triple core lock-step (TCLS) processor
X Iturbe, B Venu, E Ozer, JL Poupat, G Gimenez, HU Zurek
ACM Transactions on Computer Systems (TOCS) 36 (3), 1-30, 2019
92019
A fail-functional automotive CPU subsystem architecture for mitigating single point of failures
B Venu, E Ozer, X Iturbe, A Robinson
IEEE International Workshop on Automotive Reliability and Test, 2017
52017
Device, system and process for redundant processor error detection
E Ozer, X Iturbe, V Balaji
US Patent 10,628,277, 2020
42020
Error correlation prediction in lockstep processors for safety-critical systems
E Ozer, B Venu, X Iturbe, S Das, S Lyberis, J Biggs, P Harrod, J Penton
2018 51st Annual IEEE/ACM International Symposium on Microarchitecture …, 2018
42018
Formal verification methodology considerations for network on chips
B Venu, A Singh
Proceedings of the International Conference on Advances in Computing …, 2012
42012
Self-testing in a processor core
V Balaji, KY Johar, M Bonino
US Patent 10,331,531, 2019
22019
Failure estimation in circuits
R Jeyapaul, V Balaji
US Patent 10,747,601, 2020
12020
Vulnerability determination in circuits
V Balaji, R Jeyapaul, X Iturbe, MJ Horsnell, DM Gilday
US Patent 10,523,186, 2019
12019
Error protection
E Özer, V Balaji
US Patent 10,108,486, 2018
12018
A" high resilience" mode to minimize soft error vulnerabilities in ARM cortex-R CPU pipelines: work-in-progress
X Iturbe, B Venu, J Penton, E Ozer
Proceedings of the 2017 International Conference on Compilers, Architectures …, 2017
12017
An Exploration of Microprocessor Self-Test Optimisation Based On Safe Faults
A Narang, B Venu, SS Khursheed, P Harrod
2021
Stabilised failure estimate in circuits
V Balaji, R Jeyapaul
US Patent 11,022,649, 2021
2021
A rendszer jelenleg nem tudja elvégezni a műveletet. Próbálkozzon újra később.
Cikkek 1–20